# Hardware Accelerators for Machine Learning

**CS217** 

10:30am-11:50am

Packard 101

### Staff

- Instructors
  - Kunle Olukotun
  - Ardavan Pedram

- TAs
  - Nandita Bhaskhar
  - Nathan Zhang
- Office hours, contact info, on course information sheet

### CS217 is a New Course

#### Goal

 Design of hardware architectures for accelerating Machine Learning (ML)

#### Approach

- Understand key ML characteristics
- Look at hardware to exploit
- Guest lectures with industry and academic examples

# CS217 Topics

- Machine Learning & Deep Learning from compute perspective
- Building blocks of traditional ML kernels
- Linear Algebra kernel characteristics
- Evaluating performance, parallelism, locality
- DNN Inference acceleration
- DNN Training acceleration and its challenges
- Scaling training
- ML Benchmarks

#### Administrivia

Everything is on the class Web site piazza.com/stanford/fall2018/cs217/home

- Communication
  - Use Piazza, email, office hours
  - But definitely prefer Piazza!

#### Class Structure

- Class will be taught from notes
  - Research papers
- Do your own paper reviews
- Working in groups on programming assignments and project
  - Use research prototype language: Spatial
  - Optimize ML algorithms for parallelism and locality
  - Group size <= 4

# Grading

- 30% Paper reviews
- 35% Programming assignments (3)
- 35% Final project

See handout for late day policy

# Prerequisites

- What the information sheet says
  - EE180 or CS149, CS229 is ideal but not required
- What we mean
  - Basic knowledge of architecture and performance programming and basics of machine learning
  - A certain programming maturity
    - Programs are modest
    - Comfortable picking up new languages/systems
    - Able to deal with "hardhat" debugging environments

# ... is Eating the World



## Neural Networks: Many Applications



**Image Classification** 



**Object Detection** 



**Semantic Segmentation** 

Computer Vision CNNs



Speaker Diarization



Speech Recognition

Speech Recognition RNNs, LSTMs



Translation



**Sentiment Analysis** 

Natural Language Processing Sequence to sequence



Recommender



GamePlay

Many more emerging...

Others

## From Training to Inference



#### **Training**

Process for a machine to *learn* by optimizing models (weights) from labeled data

Trained weights (model)



#### Inference

Using trained models to predict or estimate outcomes from new inputs

# Machine Learning Today



# Machine Learning Today



### Software 1.0 vs Software 2.0

- Written in code (C++, ...)
- Requires domain expertise
  - Decompose the problem
  - Design algorithms
  - Compose into a system



- Programmer input: training data
- Written in the weights of a neural network model by optimization

# Software 2.0 is Eating Software 1.0

#### Easier to Build and Deploy

- Build products faster
- Predictable runtimes and memory use: easier qualification



**1000x Productivity:** Google shrinks language translation code from 500k LoC to 500



#### **Classical Problems**

- Data cleaning (Holoclean.io)
- Self-driving DBMS (Peloton)
- Self-driving networks (Pensieve)

# Popular Neural Networks



# Deep Neural Networks: More Data ⇒ Larger Model



# Deep Neural Networks: More Data ⇒ More Accuracy



## Hardware Limits Development of ML



# ML Training is Limited by Computation

From EE Times – September 27, 2016

"Today the job of training machine learning models is limited by compute, if we had faster processors we'd run bigger models...in practice we train on a reasonable subset of data that can finish in a matter of months. We could use improvements of several orders of magnitude – 100x or greater."

Greg Diamos, Senior Researcher, SVAIL, Baidu

## Accelerators for ML











| CPU             | GPU                      | FPGA                | TPU             | Next |
|-----------------|--------------------------|---------------------|-----------------|------|
| Threads<br>SIMD | Massive Threads SIMD HBM | LUTs<br>DSP<br>BRAM | MM Unit<br>BRAM | ???  |

#### Power and Performance



Specialization  $\Rightarrow$  better energy efficiency

# What to Accelerate? ML Arxiv Papers Per Year



Adapted from Jeff Dean Scaled ML 2018

# Key Questions

- How do we speed up machine learning by 100x?
  - Moore's law slow down and power wall
  - >100x improvement in performance/watt
  - Enable new ML applications and capabilities
  - Make ML easier to use (e.g. neural architecture search, Snorkel)
- How do we balance performance and programmability?
  - ASIC-like performance/Watt
  - Processor-like flexibility
- Need a "full-stack" codesign
  - I. ML Algorithms
  - Compilers
  - 3. Hardware

## Computational Models

- Software I.0 model
  - Deterministic computations with algorithms
  - Computation must be correct for debugging
- Software 2.0 model
  - Probabilistic machine-learned models trained from data
  - Computation only has to be statistically correct
- Creates many opportunities for improved performance

# Relax, It's Only Machine Learning

- Lots of parallel computation!
- Relax precision: small integers are better
  - HALP [De Sa, Aberger, et. al.]
- Relax synchronization: data races are better
  - HogWild! [De Sa, Olukotun, Ré: ICML 2016, ICML Best Paper]
- Relax cache coherence: incoherence is better
  - [De Sa, Feldman, Ré, Olukotun: ISCA 2017]
- Relax communication: sparse communication is better
  - [Lin, Han et. al.: ICLR 18]